# EE 527 MICROFABRICATION

Lecture 14 Tai-Chang Chen University of Washington



## PHOTOMASK GEOMETRICAL DESIGN CONSIDERATIONS - 2

Physical layout design rules

- Alignment markers
  - Layer-to-layer and cumulative
  - Visual, coarse, fine, vernier
  - Marker placement
- Proximity and density effects
- Process shrinks and bloats
- Corner compensation
- Process test patterns
- Diagnostic devices and probe pads
- Dicing and packaging marks



#### PHOTOMASK MATERIALS

- Substrates:
  - Soda lime glass: poor transmission, >8.9 ppm/C, n = 1.515
  - Borosilicate glass (Pyrex): 350 2000 nm, 3.25 ppm/C, n = 1.474
  - Quartz (fused silica, SiO<sub>2</sub>): 220 2000 nm, 0.55 ppm/C, n = 1.458
  - Sapphire ( $AI_2O_3$ ): 190 5000 nm, 5.3 ppm/C, n = 1.780
- Blocking layer: generally need an optical density (OD) > 4.0
  - Fe<sub>2</sub>O<sub>3</sub> (least expensive)
  - Cr (best finish and uniformity)
- Standard mask plate thicknesses for the Oriel aligners:
  - 4-inch square mask plate: 0.062 inches
  - 5-inch square mask plate: 0.093 inches
- Pellicles: used only for projection systems
- · Master versus daughter plates, polarity reversals, mirror reversals
- Transparency films:
  - Overhead xerox transparencies using toner: forget it they don't work!
  - Professional phototransparencies: need emulsion coatings for OD > 3.0



#### PHOTOMASK FABRICATION

- Photoplotter
  - Least expensive: ~\$250/plate
  - Used most commonly in the PCB industry
  - Resolution down to ~25 microns = 1 mil
- Direct-write laser
  - Intermediate cost: ~\$350 to \$650/plate
  - Vector pattern generation
  - Resolution down to ~2.5 microns
- Direct-write e-beam
  - Most expensive: ~\$2500/plate (entry level) + beam time charge
  - The Etec MEBES system was the original, MEBES-IV is current
  - Raster scan with vectored subfields
  - Resolution down to ~20 nm





### PHOTOMASK DESIGN LAYER SETUP

• Example for the EE-527 M4 mask set:

| Mask<br>Number | Layer<br>Name | Layout<br>Color | Process<br>Type      | Polarity   | Alignmen |
|----------------|---------------|-----------------|----------------------|------------|----------|
| 1              | Align         |                 | etch                 | dark field |          |
| 2              | PDiff         |                 | etch +<br>diffuse    | dark field |          |
| 3              | NDiff         |                 | etch +<br>diffuse    | dark field |          |
| 4              | Active        |                 | etch                 | dark field |          |
| 5              | Contact       | /////           | etch                 | dark field |          |
| 6<br>NIVERSITY | Metal1        |                 | deposit +<br>liftoff | dark field |          |

# MASK POLARITY

- Bright field: drawn features are opaque easy to align
  - Make the alignment cross hairs are smaller than the wafer targets.
- Dark field: drawn features are transparent requires building in windows for alignment
  - Make the alignment cross hairs are larger than the wafer targets.



### MISALIGNMENT

- Different views for bright field versus dark field:
  - In both cases, the mask (in yellow) is shifted up and to the right:



#### WAFER ALIGNMENT MARK TARGETS AND CROSS HAIRS

- Coarse: 50  $\mu m$  targets with 100  $\mu m$  cross hairs
- Fine: 10 μm targets with 20 μm cross hairs
- Usually adequate for contact alignment to within  $\pm 1 \ \mu m$ .





# VERNIERS TO MEASURE ALIGNMENT ACCURACY

Pitch of vernier ticks is increased by 5  $\mu$ m (coarse) and 2  $\mu$ m (fine) from mating ticks on the prior mask. By finding the pair of mating ticks which matches best, the alignment error can be determined to ±0.5  $\mu$ m.



WASHINGTON



#### EE-527 M4 MASK SET: VISUAL ALIGNMENT KEYS

#### PROCESS DIAGNOSTICS

- Each mask set should provide test structures by which to troubleshoot problems and monitor the fabrication process.
- Process diagnostics:
  - photoresist tuning: prebake / exposure / development
  - doping levels: sheet resistance
  - metal conductivity: sheet resistance
  - MOS oxide: field-effect, threshold voltage, MOS capacitors
  - interlevel dielectric breakdown strength and capacitance: MIM capacitors
  - via reliability and resistance: via chains
  - contact reliability and resistance: contact chains
- Device diagnostics:
  - test transistors, diodes, or sub-circuits
    - variable gate widths
    - variable gate lengths
    - ring oscillator
    - pn-junction diode I-V and leakage
    - Schottky diode I-V and leakage





#### PROCESS DIAGNOSTIC: 4-POINT RESISTIVITY (SUBSTRATE)

#### • 100 µm dia. contacts, 1000 µm and 500 µm spacings:

#### Diagnostic Probe Pads : 800 µm x 800 µm square,

1250 µm pitch,

approx. = 0.050 in pitch,

designed for use with a standard 4-point probe head.

The photolithographically defined contacts provide a much higher accuracy 4-point probe measurement than most commercial 4-point probe heads!







#### PROCESS DIAGNOSTIC: INTERLEVEL DIELECTRIC CAPACITORS

• radius = 1175  $\mu$ m, overlap area = 4.3374 mm<sup>2</sup>:





#### PROCESS DIAGNOSTIC: INTERCONNECT RESISTANCES



Upper three test structures provide a 4-wire Kelvin resistance measurement of 2 contacts (20 µm sq. ea.) plus three different lengths of ntype diffusion.

These three resistance measurements can be used to extract the resistance of each contact and the sheet resistance of the n-type diffusion.

The lower structure provides a measurement of the sheet resistance of Metal1 using 3690 squares.

#### **BONDING PADS**

- Note: Bonding pads do not scale with Moore's Law!
  - A bond wire is still the same diameter as it has always been.
- Size is dictated by the bonding technology:
  - 100 µm sq. is large and generous, and allows at least 2 tries with either gold ball or aluminum wedge bonders.
  - 50  $\mu m$  sq. is about the smallest practical for commercial ICs.
  - 200  $\mu m$  sq. is used in the EE-527 masks.
- Probe pads may also be used:
  - Size depends upon the probe station.
  - $\,$  50  $\mu m$  is good for general research.
  - 25  $\mu m$  is reasonable with high end probes.
- Pogo pin pads: (huge!)
  - 200 to 1000  $\mu m$  for wafer contact points.
  - Not common, but useful for R&D.
  - Good for very fast, low cost wafer testing.





# USING MASK SETS EFFECTIVELY FOR R&D

- Mask sets are generally more effective when professionally produced, but this adds more cost.
- The investment in design and layout time should be offset by a mask set which covers as much ground as possible.
- Approaches:
  - <u>Splits</u>: Use different subsets of the same mask set to support several slightly different, but largely common process flows.
  - <u>Options</u>: Add a few additional masks for optional process steps to increase the overall versatility of the mask set.
  - <u>Cells:</u> Fabricate standard cells that are already tested and interconnect them differently using only the last metal mask.
  - <u>Multiproject:</u> (MPW) Include several different project die within the same mask set if the process flow can support them simultaneously.

